

# SRI VASAVI ENGINEERING COLLEGE (AUTONOMOUS)

(Sponsored by Sri Vasavi Educational Society)

Approved by AICTE, New Delhi and Permanently Affiliated to JNTUK, Kakinada Pedatadepalli, **TADEPALLIGUDEM – 534 101**, W.G. Dist, (A.P.)

# **Department of Electronics and Communication Engineering**

Dt: 01-06-2018

# Circular

A Meeting with all the BOS members is arranged at 12.00 noon on 02-06-2018 in Seminar hall. All the internal members requested to attend without fail.

# Agenda:

- 1. Introducing Members of BOS by Chairman
- 2. Profile Department by Chairman
- 3. Course Structure of UG Programme(B.Tech)
- 4. Course Structure of PG Programme(M. Tech)
- 5. Syllabi for the Courses offered in I and II Semesters of M. Tech Programme
- 6. Any Other Item with the permission of the BOS Members

Venue: ECE- Seminar hall

**HOD-ECE** 

#### Vision

• To develop the department into a centre of excellence and produce high quality, technically competent and responsible Electronics and communication engineers

#### Mission

- To create a learner centric environment that promotes the intellectual growth of the students..
- To develop linkages with R & D organizations and educational institutions for excellence in teaching, learning and consultancy practices..
- To build the student community with high ethical standards.



# SRI VASAVI ENGINEERING COLLEGE (AUTONOMOUS)

(Sponsored by Sri Vasavi Educational Society)

Approved by AICTE, New Delhi and Permanently Affiliated to JNTUK, Kakinada Pedatadepalli, **TADEPALLIGUDEM – 534 101**, W.G. Dist, (A.P.)

# **Department of Electronics and Communication Engineering**

# The following are the minutes of the meeting

**Item No. 1:** Introducing members of Board Of Studies .

The HOD extended a formal welcome and introduced the members.

**Item No. 2:** Presentation of the profile of the department.

The HOD made a brief presentation of the profile of the Department for the information of the External Members.

Item No. 3: Course Structure of U.G. Programme (B.Tech – ECE)

• The rules & Regulations for B. Tech Programme and curriculum for 1st Year B.Tech across the branches were discussed in the joint meeting of the Boards of Studies. As such, the following course structure for I B.Tech is agreed upon.

| Semester | No. of Theory Courses                   | No. of Lab Courses | No. of credits |
|----------|-----------------------------------------|--------------------|----------------|
| I        | 5                                       | 3                  | 16.5           |
|          | (Including Mandatory Course in English) |                    |                |
| II       | 5                                       | 4                  | 19.5           |
|          | (Including Mandatory Course in Env.Sc)  |                    |                |

- The details of the course structure for the I&II semesters of B.Tech (ECE) are given in Annexure-I.
- The Course structure for II, III & IV years of B.Tech (ECE) programme was also presented by the HOD. The board tentatively approved the structure. The approved course structure is given in Annexure-II. The detailed syllabus for these courses will be presented in the next Board of Studies meeting for discussion and approval.

Item No: 4: Course structure for PG programme (M.Tech - VLSI & ES)

- The Course structure for PG programme (M.Tech VLSI & ES) is presented and deliberated upon. The approved course structure is given in Annexure III.
- The detailed syllabus along with prescribed books is also presented. With minor changes the syllabi for all the courses of I & II Semesters is approved. The approved syllabus for the courses is given in Annexure –IV.







# SRI VASAVI ENGINEERING COLLEGE (AUTONOMOUS)

(Sponsored by Sri Vasavi Educational Society)

Approved by AICTE, New Delhi and Permanently Affiliated to JNTUK, Kakinada Pedatadepalli, **TADEPALLIGUDEM – 534 101,** W.G. Dist, (A.P.)

# **Department of Electronics and Communication Engineering**

# Annexure -I

#### IB. Tech -I Semester

| S. No | Course Code | Course Name                                   | L  | Т | P  | Credits |
|-------|-------------|-----------------------------------------------|----|---|----|---------|
| 1     | V18ENT01    | English-I                                     | 2  | - | -  | MC      |
| 2     | V18MAT01    | M-I                                           | 3  | 1 | -  | 4       |
| 3     | V18CHT01    | Chemistry                                     | 3  | 1 | -  | 4       |
| 4     | V18CST01    | Programming for problem solving using 'C'     | 3  | - | -  | 3       |
| 5     | V18MET02    | Engg. Graphics                                | 1  | - | 3  | 2.5     |
| 6     | V18CHL01    | Chemistry lab                                 | -  | - | 3  | 1.5     |
| 7     | V18CCL01    | Programming for problem solving using 'C' Lab | -  | - | 3  | 1.5     |
| 8     | V18ENL01    | English comm. Lab                             | -  | - | 2  | MC      |
|       |             | TOTAL                                         | 12 | 2 | 11 | 16.5    |

**Total Contact Hours: 25** Total Credits: 16.5

# **II Semester:**

| S.N<br>o | Course<br>Code | Course Name                              | L  | T | P  | С    |
|----------|----------------|------------------------------------------|----|---|----|------|
| 1        | V18ENT02       | English – II                             | 2  | - | -  | 2    |
| 2        | V18MAT02       | Engineering Mathematics – II             | 3  | 1 | -  | 4    |
| 3        | V18PHT02       | Opto Electronics and Semi Conductors     | 3  | 1 | -  | 4    |
| 4        | VI8EET02       | Basic Electrical Engineering             | 3  | 1 | -  | 4    |
| 5        | V18CHT02       | Environmental Studies                    | 3  | - | -  | MNC  |
| 6        | V18ENL02       | English Communication Skills Lab – II    | -  | 1 | 2  | 1    |
| 7        | V18EEL02       | Basic Electrical Engineering Lab         | -  | - | 3  | 1.5  |
| 8        | V18PHL02       | Opto Electronics and Semi Conductors Lab | -  | - | 3  | 1.5  |
| 9        | VI8MELO1       | Engineering and IT Workshop              | -  | - | 3  | 1.5  |
|          |                | Total                                    | 14 | 3 | 11 | 19.5 |

**Total Contact Hours: 28** Total Credits: 19.5

# <u>Annexure -II</u>

# II -I ( 3<sup>rd</sup>Semester)

| S.<br>No | Course Code | Course Name                                     | L  | Т | P | Credits |
|----------|-------------|-------------------------------------------------|----|---|---|---------|
| 1        | V18ECT01    | <b>Electronic Devices &amp; Circuits</b>        | 3  | 1 | - | 4       |
| 2        | V18ECT02    | Digital System Design                           | 3  | - | - | 3       |
| 3        | V18ECT03    | Signals &Systems                                | 3  | 1 | - | 4       |
| 4        | V18ECT04    | Network Theory                                  | 3  | - | - | 3       |
| 5        | V18MBET51   | Managerial Economics &Financial<br>Analysis     | 3  | - | - | 3       |
| 6        | V18ECL01    | EDC LAB                                         | -  | - | 2 | 1       |
| 7        | V18ECL02    | DSD LAB                                         | -  | - | 2 | 1       |
| 8        | V18ENT03    | Professional Comm. Skills- (Soft skills<br>) -I | 3  | - | - | MC      |
| 9        | V18ENT07    | Indian Traditional Knowledge                    | 3  | - | - | MC      |
|          |             | TOTAL                                           | 21 | 2 | 4 | 19      |

Total Contact Hours: 27

Total Credits: 19

II -II ( 4thSemester)

| S. No | Course Code | Course Name                                         | L  | Т | P | Credits |
|-------|-------------|-----------------------------------------------------|----|---|---|---------|
| 1     | V18ECT07    | <b>Analog Communications</b>                        | 3  | - | - | 3       |
| 2     | V18ECT08    | Analog Circuits                                     | 3  | - | - | 3       |
| 3     | V18ECT09    | Probability Theory & Stochastic Process             | 3  | 1 | - | 4       |
| 4     | V18ECT10    | Electromagnetic Waves &<br>Transmission Lines       | 3  | 1 | - | 4       |
| 5     | V18MAT03    | M-III                                               | 3  | - | - | 3       |
| 6     | V18CST05    | Computer Organization                               | 3  | - | - | 3       |
| 7     | V18ECL05    | Analog Communications Lab                           | -  | - | 2 | 1       |
| 8     | V18ECL06    | Analog Circuits Lab                                 | -  | - | 2 | 1       |
| 9     | V18ENT04    | Professional Comm. Skills- (Eng. Comm. Skills) - II | 3  | - | - | MC      |
|       |             | TOTAL                                               | 21 | 2 | 4 | 22      |
|       |             |                                                     |    |   |   |         |

Total Contact Hours: 27

Total Credits: 22

III -I (5<sup>th</sup>Semester)

| S. No | Course Code | Course Name                                  | L  | T | P | Credits |
|-------|-------------|----------------------------------------------|----|---|---|---------|
| 1     | V18ECT11    | Digital Communication                        | 3  | - | - | 3       |
| 2     | V18CST12    | Computer Networks                            | 3  | - | - | 3       |
| 3     | V18ECT12    | Microprocessors & Microcontrollers           | 3  | 1 | _ | 4       |
| 4     | V18EET12    | Control Systems                              | 3  | - | - | 3       |
| 5     | V18ECT13    | Antenna &Wave Propagation                    | 3  | 1 | - | 4       |
| 6     | V18ECL07    | Digital Communication Lab                    | -  | - | 2 | 1       |
| 7     | V18ECL08    | MPMC Lab                                     | -  | - | 2 | 1       |
| 8     | V18CSL16    | Computer Networks Lab                        | -  | - | 2 | 1       |
| 9     | V18ECL09    | Seminar                                      | -  | - | 2 | 1       |
| 10    | V18ENT05    | Professional Comm. skills(Eng+aptitude) -III | 4  | - | - | MC      |
|       |             | TOTAL                                        | 19 | 2 | 8 | 21      |

Total Contact Hours: 29

Total Credits: 21

III -II (6<sup>th</sup>Semester)

| S. No | Course<br>Code                   | Course Name                                                                                                    | L  | Т | P | Credits |
|-------|----------------------------------|----------------------------------------------------------------------------------------------------------------|----|---|---|---------|
| 1     | V18ECT14                         | VLSI Design                                                                                                    | 3  | - | - | 3       |
| 2     | V18ECT15                         | Digital Signal Processing                                                                                      | 3  | 1 | - | 4       |
| 3     | V18ECT16                         | Microwave Engineering                                                                                          | 3  | - | - | 3       |
| 4     | V18ECT17<br>V18ECT18<br>V18ECT19 | Program Elective-I Telecommunication Switching Systems & Networks Embedded Systems Information theory & Coding | 3  | - | - | 3       |
| 5     | V18MBET52                        | Management Science                                                                                             | 3  | - | - | 3       |
| 6     | V18ECL10                         | DSP LAB                                                                                                        | -  | - | 2 | 1       |
| 7     | V18ECL11                         | VLSI LAB                                                                                                       | -  | - | 2 | 1       |
| 8     | V18ECL12                         | MINI PROJECT                                                                                                   | -  | - | 4 | 2       |
| 9     | V18ENT06                         | Professional Comm. skills(Eng+aptitude) (MNC)- IV                                                              | 4  | - | - |         |
|       |                                  | TOTAL                                                                                                          | 19 | 1 | 8 | 20      |

Total Contact Hours: 28, Total Credits: 20

# IV -I (7<sup>th</sup>Semester)

| S.<br>No | Course<br>Code                   | Course Name                                                                                                       | L    | Т | P  | Credits |
|----------|----------------------------------|-------------------------------------------------------------------------------------------------------------------|------|---|----|---------|
| 1        | V18ECT21                         | Mobile & Cellular Comm.                                                                                           | 3    | - | -  | 3       |
| 2        | V18ECT22                         | Computer Networks                                                                                                 | 3    | - | -  | 3       |
|          |                                  | Radar                                                                                                             |      |   |    |         |
| 3        |                                  | Program Elective- II                                                                                              | 3    | - | -  | 3       |
|          | V18ECT23<br>V18ECT24<br>V18ECT25 | Digital Image Processing<br>Embedded System Design -II<br>CMOS Analog IC Design                                   |      |   |    |         |
| 4        | V18ECT26<br>V18ECT27<br>V18ECT28 | Program Elective- III  Wireless Communication Networks  Adaptive Signal Processing  System Design through Verilog | 3    | - | -  | 3       |
| 5        | V18ECT29                         | Open Elective –I<br>Bio Medical Engineering<br>Internet of Things                                                 | 3    | - | -  | 3       |
| 6        | V18ECL14                         | Project -I                                                                                                        | -    | - | 10 | 5       |
| 7        | V18ECL15                         | CN lab                                                                                                            | -    | - | 2  | 1       |
|          |                                  | MW & OC Lab                                                                                                       |      |   |    |         |
| 8        |                                  | T&P Online Tests                                                                                                  | 2    |   |    |         |
|          |                                  | TOTAL                                                                                                             | 15+2 | 0 | 12 | 21      |

Total Contact Hours: 29

Total Credits: 21

# IV -II (8thSemester)

| S.<br>No | Course<br>Code                    | Course Name                                                                                                     | L  | Т | P  | Credits |
|----------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|----|---|----|---------|
| 1        | V18ECT30                          | Satellite Communication                                                                                         | 3  | - | -  | 3       |
| 2        | V18ECT31<br>V18ECT32<br>V18ECT 33 | PE-IV: Electronic Measurement Instruments CMOS Analog IC Design Advanced Communication Systems                  | 3  | - | -  | 3       |
| 4        | V18ECT34<br>V18ECT35<br>V18ECT36  | Program Elective -V  Low Power IC Design  System On Chip  Digital TV Engg                                       | 3  | - | -  | 3       |
| 5        | V18ECT37                          | Open Elective-II  Wireless Sensor Networks  Digital Image Processing (not for ECE)  Real Time Operating Systems | 3  | - | -  | 3       |
| 6        | V18ECL17                          | Project-II                                                                                                      | -  | - | 18 | 9       |
|          | ,                                 | Total                                                                                                           | 12 | 0 | 18 | 21      |

Total Contact Hours: 30

Total Credits: 21

**Total Credits for UG Programme: 160** 

# Proposed Courses offered to EEE Dept by the ECE Dept.

| S. No | Course Code | Course Name                              | Semester                 | L | Т | P | Credits |
|-------|-------------|------------------------------------------|--------------------------|---|---|---|---------|
| 1     | V18ECT05    | Analog Electronics                       | 3 <sup>rd</sup> Semester | 3 | - | - | 3       |
| 2     | V18ECL03    | Analog Electronics Lab                   | 3 <sup>rd</sup> Semester | - | - | 2 | 1       |
| 3     | V18ECT03    | Signals & Systems                        | 3 <sup>rd</sup> Semester | 3 | - | - | 3       |
| 4     | V18ECT20    | Microprocessors<br>&MicroControllers     | 6 <sup>th</sup> Semester | 3 | - | - | 3       |
| 5     | V18ECL13    | Microprocessors<br>&MicroControllers Lab | 6 <sup>th</sup> Semester | - | ı | 2 | 1       |

# Proposed Courses offered to CSE Dept by the ECE Dept.

| S. No | Course Code | Course Name             | Semester                 | L | T | P | Credits |
|-------|-------------|-------------------------|--------------------------|---|---|---|---------|
| 1     | V18ECT06    | Digital Electronics     | 3 <sup>rd</sup> Semester | 3 | - | - | 3       |
| 2     | V18ECL04    | Digital Electronics Lab | 3 <sup>rd</sup> Semester | - | - | 2 | 1       |

# **Annexure -III**

# **Proposed Course Structure for**

# M. Tech (VLSI&ES) w.e.f A.Y 2018-19

# **I Semester**

| S. No. | Coarse Name                                                                                                                                     | L  | P  | C  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|
| 1.     | Digital System Design                                                                                                                           | 3  | -  | 3  |
| 2.     | VLSI Technology And Design                                                                                                                      | 3  | -  | 3  |
| 3.     | CMOS Analog IC Design                                                                                                                           | 3  | -  | 3  |
| 4.     | Embedded Systems Design-I                                                                                                                       | 3  | -  | 3  |
| 5.     | ELECTIVE-1 Embedded C Digital Signal Processors & Architectures System On Chip Soft Computing Techniques                                        | 3  | -  | 3  |
| 6.     | ELECTIVE -2 Digital Design Through HDL CPLD & FPGA Architectures And Applications Algorithms For VLSI Design –Automation VLSI Signal Processing | 3  | -  | 3  |
| 7.     | VLSI LAB                                                                                                                                        | -  | 4  | 2  |
| 8.     | SEMINAR                                                                                                                                         |    | 2  | 2  |
|        |                                                                                                                                                 | 18 | 06 | 22 |

Total Contact Hours: 24

Total Credits: 22

# **II Semester**

| S. No. | Coarse Name                                                                                                             | L  | P  | C  |
|--------|-------------------------------------------------------------------------------------------------------------------------|----|----|----|
| 1.     | Design For Testability                                                                                                  | 3  | -  | 3  |
| 2.     | CMOS Digital IC Design                                                                                                  | 3  | -  | 3  |
| 3.     | Embedded System Design - II                                                                                             | 3  | -  | 3  |
| 4.     | Embedded Real Time Systems                                                                                              | 3  | -  | 3  |
| 5.     | ELECTIVE-III Low Power VLSI CMOS Mixed Signal Circuit Design SystemVerilog Semiconductor Memory Design And Testing      | 3  | -  | 3  |
| 6.     | ELECTIVE-IV Hardware Software Co-Design Embedded Computing Design For Internet Of Things Software for Embedded Systems. | 3  | -  | 3  |
| 7.     | Embedded System Design Lab                                                                                              | -  | 4  | 2  |
| 8.     | SEMINAR                                                                                                                 |    | 2  | 2  |
|        |                                                                                                                         | 18 | 06 | 22 |

Total Contact Hours: 24

Total Credits: 22

# III Semester

| S.No          | Name of the Course | L | P | C   |
|---------------|--------------------|---|---|-----|
| 1             | Comprehensive VIVA |   |   | 2   |
| 2             | MOOCs              |   |   | MNC |
| 3             | Project            | - | - | 8   |
| Total Credits |                    |   |   | 10  |

# IV Semester

| S.No          | Name of the Subject | L | P | С  |
|---------------|---------------------|---|---|----|
| 1             | Project (Continued) | - | - | 16 |
| Total Credits |                     |   |   |    |

**Total Credits for PG Programme = 70** 

#### Annexure -IV

#### DIGITAL SYSTEM DESIGN

#### **Course Outcome:**

#### The student will be able to

- Understand the algorithms for minimization of functions
- Understand the algorithms for minimization of PLDs.
- Design large scale digital systems.
- Discuss the fault model and diagnosis in combinational and sequential circuits.

# **UNIT-I: Minimization Procedures and CAMP Algorithm**

Review on minimization of switching functions using tabular methods, k-map, QM algorithm, CAMP-I algorithm, Phase-I: Determination of Adjacencies, DA, CSC, SSMs and EPCs, CAMPI algorithm, Phase-II: Passport checking, Determination of SPC, CAMP-II algorithm: Determination of solution cube, Cube based operations, determination of selected cubes are wholly within the given switching function or not, Introduction to cube based algorithms.

# **UNIT-II: PLA Design, PLA Minimization and Folding Algorithms**

Introduction to PLDs, basic configurations and advantages of PLDs, PLA-Introduction, Block diagram of PLA, size of PLA, PLA design aspects, PLA minimization algorithm (IISc algorithm), PLA folding algorithm (COMPACT algorithm)-Illustration of algorithms with suitable examples.

# **UNIT -III: Design of Large Scale Digital Systems**

Algorithmic state machine charts-Introduction, Derivation of SM Charts, Realization of SM Chart, control implementation, control unit design, data processor design, ROM design, PAL design aspects, digital system design approaches using CPLDs, FPGAs and ASICs.

#### **UNIT-IV: Fault Diagnosis in Combinational Circuits**

Faults classes and models, fault diagnosis and testing, fault detection test, test generation, testing process, obtaining a minimal complete test set, circuit under test methods- Path sensitization method, Boolean difference method, properties of Boolean differences, Kohavi algorithm, faults in PLAs, DFT schemes, built in self-test.

#### **UNIT-V: Fault Diagnosis in Sequential Circuits**

Fault detection and location in sequential circuits, circuit test approach, initial state identification, Haming experiments, synchronizing experiments, machine identification, distinguishing experiment, adaptive distinguishing experiments.

#### **TEXT BOOKS:**

- 1. Logic Design Theory-N. N. Biswas, PHI
- 2. Switching and Finite Automata Theory-Z. Kohavi, 2nd Edition, 2001, TMH
- 3. Digital system Design using PLDd-Lala

- 1. Fundamentals of Logic Design Charles H. Roth, 5th Ed., Cengage Learning.
- 2. Digital Systems Testing and Testable Design MironAbramovici, Melvin A. Breuer and Arthur D. Friedman- John Wiley & Sons Inc.

#### VLSI TECHNOLOGY AND DESIGN

#### **Course Outcome:**

#### The student will be able to

- Understand the Microelectronics and MOS Technologies
- Describe various processes in IC Production.
- Sketch the Layout Design.
- Discuss the Floor Planning, Architecture Design.

#### UNIT-I: Review of Microelectronics and Introduction to MOS Technologies:

MOS, CMOS, Bi-CMOS Technology Trends and Projections Electronic design automation concept, ASIC and FPGA design flows, SOC designs, IC fabrication process.

#### **UNIT-II: IC Production Process - I**

Crystal Growth and Wafer Preparation: Introduction, Electronic-Grade Silicon, Czochralski Crystal Growing, Silicon Shaping, Process Considerations, Epitaxy: Introduction, Vapour-Phase Epitaxy, Molecular Beam Epitaxy, Silicon on Insulators, Epitaxial Evaluation.

#### **UNIT-III: IC Production Process – II**

Lithography: Introduction, Various Lithography techniques: Optical Lithography, Electron Lithography, X-ray Lithography, Ion Lithography. Etching Techniques, Deposition Processes, Ion Implantation, Metallization.

# **UNIT-IV: Layout Design and Tools:**

Transistor Structures, Wires and Vias, Scalable Design Rules, Layout Design Tools.

**Subsystem Design and Layout:** Some architectural issues, switch logic, gate logic, examples of structured design (combinational logic), some clocked sequential circuits, other system considerations.

#### **UNIT-V:**

**Floor Planning:** Introduction, Floor planning methods, off-chip connections.

**Architecture Design**: Introduction, Register-Transfer design, high-level synthesis, architectures for low power, architecture testing.

Chip Design: Introduction and design methodologies.

#### **TEXT BOOKS:**

- 1. S. M. Sze, "VLSI Technology", McGraw-Hill, Second Edition.
- 2. Essentials of VLSI Circuits and Systems, K. Eshraghian, Douglas A. Pucknell, Sholeh Eshraghian, 2005, PHI Publications.
- 3. Modern VLSI Design-Wayne Wolf, 3rd Ed., 1997, Pearson Education.

- 1. VLSI Design Technologies for Analog and Digital Circuits, Randall L.Geiger, PhillipE.Allen, Noel R.Strader, TMH Publications, 2010.
- 2. Introduction to VLSI Systems: A Logic, Circuit and System Perspective- Ming-BO Lin, CRC Press, 2011.
- 3. Principals of CMOS VLSI Design-N.H.E Weste, K. Eshraghian, 2nd Edition, AddisonWesley.

#### **CMOS ANALOG IC DESIGN**

#### **Course Outcome:**

#### The student will be able to

- Understand the concept of MOS device and modeling of MOS drain current for large and small signal analysis
- Design and analyzeAnalog CMOS Sub-Circuits.
- Understand Large signal and small signal analysis of CMOS Amplifiers
- Understand the CMOS Op-Amps & Applications.

# **UNIT -I: MOS Devices and Modeling**

The MOS Transistor, Passive Components- Capacitor & Resistor, Integrated circuit Layout, CMOS Device Modeling - Simple MOS Large-Signal Model, Other Model Parameters, Small-Signal Model for the MOS Transistor, Computer Simulation Models, Sub-threshold MOS Model.

#### **UNIT -II: Analog CMOS Sub-Circuits**

MOS Switch, MOS Diode, MOS Active Resistor, Current Sinks and Sources, Current Mirrors-Cascode current Mirror and Wilson Current Mirror, Current and Voltage References, Band gap Reference.

# **UNIT -III: CMOS Amplifiers-I**

Inverters- Active load inverter, current source inverter, push-pull inverter, Differential Amplifiers- large signal analysis, small signal analysis, design of differential amplifier,

# **UNIT -IV: CMOS Amplifiers-II**

Cascode Amplifiers- Large signal analysis, small signal analysis and frequency response, design of cascade amplifier, Current Amplifiers- single ended input current amplifier, differential input current amplifier, Output Amplifiers- class-a amplifier, source follower, push pull CS amplifier, High Gain Amplifiers Architectures.

# **UNIT -V: CMOS Op-Amps & Applications**

Design of CMOS Op Amps, Compensation of Op Amps, Design of Two-Stage Op Amps, Power-Supply Rejection Ratio of Two-Stage Op Amps, Cascode Op Amps, Measurement Techniques of OP Amp, Characterization of Comparator, Two-Stage comparator design.

#### **TEXT BOOKS:**

- 1. CMOS Analog Circuit Design Philip E. Allen and Douglas R. Holberg, OxfordUniversity Press, International Second Edition/Indian Edition, 2010.
- 2. Design of Analog CMOS Integrated Circuits- BehzadRazavi, TMH Edition.

- 1. Analog Integrated Circuit Design- David A.Johns, Ken Martin, Wiley Student Edn, 2016.
- 2. Analysis and Design of Analog Integrated Circuits- Paul R. Gray, Paul J. Hurst, S. Lewisand R. G. Meyer, Wiley India, Fifth Edition, 2010.
- 3. CMOS: Circuit Design, Layout and Simulation- Baker, Li and Boyce, PHI.

## **EMBEDDED SYSTEM DESIGN - I**

#### **Course Outcome:**

#### The student will be able to

- Understand the basic concepts of an embedded system and its design
- Understand the hardware and software components required to develop an embedded system
- Understand the Embedded System design and development life cycle model and case studies

#### **UNIT-I: Introduction**

An Embedded System-Definition, Examples, Current Technologies, Integration in system Design, Embedded system design flow, hardware design concepts, software development, processor in an embedded system and other hardware units, introduction to processor based embedded system design concepts.

#### **UNIT-II: Embedded Hardware**

Embedded hardware building blocks, Embedded Processors – ISA architecture models, Internal processor design, processor performance, Board Memory – ROM, RAM, Auxiliary Memory, Memory Management of External Memory, Board Memory and performance. Embedded board Input / output – Serial versus Parallel I/O, interfacing the I/O components, I/O components and performance, Board buses – Bus arbitration and timing, Integrating the Bus with other board components, Bus performance.

#### **UNIT-III: Embedded Software**

Device drivers, Device Drivers for interrupt-Handling, Memory device drivers, On-board bus device drivers, Board I/O drivers, Explanation about above drivers with suitable examples, Board support packages, Middleware and Application Software – Middle ware, Middleware examples, Application layer software examples.

#### UNIT-IV: Embedded System Design, Development, Implementation and Testing

Embedded system design and development lifecycle model, creating an embedded systemarchitecture, introduction to embedded software development process and tools- Host and Targetmachines, linking and locating software, Getting embedded software into the target system, issues in Hardware-Software design and co-design, Implementing the design-The main software utility tool, CAD and the hardware, Translationtools, Debugging tools, testing on host machine, simulators, Laboratory tools, System Boot-Up.

#### **UNIT-V: Embedded System Design-Case Studies**

Case studies- Processor design approach of an embedded system, Micro Blaze Processor based Embedded system design on Xilinx platform-NiosII Processor based Embedded system design on Altera platform

#### **TEXT BOOKS:**

1. Tammy Noergaard "Embedded Systems Architecture: A Comprehensive Guide for Engineers and Programmers", Elsevier(Singapore) Pvt.Ltd.Publications, 2005.

2. Frank Vahid, Tony D. Givargis, "Embedded system Design: A Unified Hardware/Software Introduction", John Wily & Sons Inc.2002.

- 1. Peter Marwedel, "Embedded System Design", Science Publishers, 2007.
- 2. Arnold S Burger, "Embedded System Design", CMP.
- 3. Rajkamal, "Embedded Systems: Architecture, Programming and Design", TMH Publications, Second Edition, 2008.

#### **Elective-I EMBEDDED C**

#### **Course Outcome:**

#### The student will be able to

- Understand the basic concepts of programming in embedded system using C.
- Understand the 8051 Microcontroller Family
- Develop the methods of Reading Switches
- Develop the structure using Object-oriented programming with C
- Understand the Real-Time Constraints and case studies

#### **UNIT-I: Programming Embedded Systems in C**

Introduction, What is an embedded system, Which processor should you use, Which programming language should you use, Which operating system should you use, How do you develop embedded software, Conclusions

# **Introducing the 8051 Microcontroller Family**

Introduction, What's in a name, The external interface of the Standard 8051, Reset requirements, Clock frequency and performance, Memory issues, I/O pins, Timers, Interrupts, Serial interface,

Power consumption, Conclusions

# **UNIT-II: Reading Switches**

Introduction, Basic techniques for reading from port pins, Example: Reading and writing bytes, Example: Reading and writing bits (simple version), Example: Reading and writing bits (generic version), the need for pull-up resistors, Dealing with switch bounce, Example: Reading switch inputs (basic code), Example: Counting goats, Conclusions

# **UNIT-III: Adding Structure to the Code**

Introduction, Object-oriented programming with C, The Project Header (MAIN.H), The Port Header (PORT.H), Example: Restructuring the 'Hello Embedded World' example, Example: Restructuring the goat-counting example, Further examples, Conclusions

#### **UNIT-IV: Meeting Real-Time Constraints**

Introduction, Creating 'hardware delays' using Timer 0 and Timer 1, Example: Generating a precise 50 ms delay, Example: Creating a portable hardware delay, Why not use Timer 2?, The need for 'timeout' mechanisms, Creating loop timeouts, Example: Testing loop timeouts, Example: A more reliable switch interface, Creating hardware timeouts, Example: Testing a hardware timeout, Conclusions

# **UNIT-V: Case Study-Intruder Alarm System**

Introduction, The software architecture, Key software components used in this example, running the program, the software, Conclusions

#### **TEXT BOOKS:**

1. Embedded C - Michael J. Pont, 2nd Ed., Pearson Education, 2008.

#### **REFERENCE BOOKS:**

1. PIC MCU C-An introduction to programming, The Microchip PIC in CCS C – Nigel Gardner.

#### Elective-I DIGITAL SIGNAL PROCESSORS AND ARCHITECTURES

#### **Course Outcome:**

#### The student will be able to

- Apply the FFT algorithm for solving the DFT of a given signal.
- Understand the computational accuracy.
- Understand the features and Architectures for Programmable DSP Devices.

**UNIT-I:Introduction to Digital Signal Processing:** Introduction, a Digital signal processing system, the sampling process, discrete time sequences. Discrete Fourier Transform (DFT) and Fast Fourier Transform (FFT), Linear time-invariant systems, Digital filters, Decimation and interpolation.

**Computational Accuracy in DSP Implementations:** Number formats for signals and coefficients in DSP systems, Dynamic Range and Precision, Sources of error in DSP implementations, A/D Conversion errors, DSP Computational errors, D/A Conversion Errors, Compensating filter.

#### **UNIT-II**

Architectures for Programmable DSP Devices Basic Architectural features, DSP Computational Building Blocks, Bus Architecture and Memory, Data Addressing Capabilities, Address Generation UNIT, Programmability and Program Execution, Speed Issues, Features for External interfacing.

#### **UNIT-III**

Programmable Digital Signal Processors Commercial Digital signal processing Devices, Data Addressing modes of TMS320C54XX DSPs, Data Addressing modes of TMS320C54XX Processors, Memory space of TMS320C54XX Processors, Program Control, TMS320C54XX Instructions and Programming, On-Chip Peripherals, Interrupts of TMS320C54XX Processors, Pipeline Operation of TMS320C54XX Processors.

# **UNIT-IV**

Analog Devices Family of DSP Devices Analog Devices Family of DSP Devices – ALU and MAC block diagram, Shifter Instruction, Base Architecture of ADSP 2100, ADSP-2181 high performance Processor.

Introduction to Black fin Processor - The Black fin Processor, Introduction to Micro Signal Architecture, Overview of Hardware Processing Units and Register files, Address Arithmetic Unit, Control Unit, Bus Architecture and Memory, Basic Peripherals.

# **UNIT-V**

Interfacing Memory and I/O Peripherals to Programmable DSP Devices Memory space organization, External bus interfacing signals, Memory interface, Parallel I/O interface, Programmed I/O, Interrupts and I/O, Direct memory access (DMA).

#### **TEXT BOOKS:**

1. Digital Signal Processing – Avtar Singh and S. Srinivasan, Thomson Publications, 2004.

- 2. A Practical Approach To Digital Signal Processing K Padmanabhan, R. Vijayarajeswaran, Ananthi.
- S, New Age International, 2006/2009
- 3. Digital Signal Processors, Architecture, Programming and Applications- B. Venkataramani and M. Bhaskar, 2002, TMH

- 1.Embedded Signal Processing with the Micro Signal Architecture: Woon-SengGan, Sen M. Kuo, Wiley-IEEE Press, 2007.
- 2. DSP Processor Fundamentals, Architectures & Features Lapsleyetal. 2000, S. Chand & Co.
- 3. Digital Signal Processing Applications Using the ADSP-2100 Family by The Applications Engineering Staff of Analog Devices, DSP Division, Edited by Amy Mar, PHI
- 4. The Scientist and Engineer's Guide to Digital Signal Processing by Steven W. Smith, Ph.D., California Technical Publishing, ISBN 0-9660176-3-3, 1997

# **Elective-I SYSTEM ON CHIP**

#### **Course Outcome:**

#### The student will be able to

- Understand SOC System Approach, design and its Architecture.
- Understand Memory Design for SOC
- Explain the concepts of bus models and Interconnect Architectures
- Understand Application Studies and Case Studies

#### **UNIT-I:**

Introduction to the System Approach System Architecture, Components of the system, Hardware & Software, Processor Architectures, Memory and Addressing. System level interconnection, An approach for SOC Design, System Architecture and Complexity.

#### **UNIT-II:**

Processors Introduction, Processor Selection for SOC, Basic concepts in Processor Architecture, Basic concepts in Processor Micro Architecture, Basic elements in Instruction handling. Buffers: minimizing Pipeline Delays, Branches, More Robust Processors, Vector Processors and Vector Instructions extensions, VLIW Processors, Superscalar Processors.

#### **UNIT-III:**

Memory Design for SOC Overview of SOC external memory, Internal Memory, Size, Scratchpads and Cache memory, Cache Organization, Cache data, Write Policies, Strategies for line replacement at miss time, Types of Cache, Split – I, and D – Caches, Multilevel Caches, Virtual to real translation, SOC Memory System, Models of Simple Processor – memory interaction.

# **UNIT-IV:**

Interconnect Customization and Configuration Inter Connect Architectures, Bus: Basic Architectures, SOC Standard Buses, Analytic Bus Models, Using the Bus model, Effects of Bus transactions and contention time. SOC Customization: An overview, Customizing Instruction Processor, Reconfiguration Technologies, Mapping design onto Reconfigurable devices, Instance- Specific design, Customizable Soft Processor, Reconfiguration - overhead analysis and trade-off analysis on reconfigurable Parallelism.

#### **UNIT-V:**

Application Studies / Case Studies SOC Design approach, AES algorithms, Design and evaluation, Image compression – JPEG compression. Concepts of IP (Intellectual Property) cores and integration in SOC.

#### **TEXT BOOKS:**

- 1. Computer System Design System-on-Chip Michael J. Flynn and Wayne Luk, Wiely India Pvt. Ltd.
- 2. ARM System on Chip Architecture Steve Furber –2nd Ed., 2000, Addison Wesley Professional.

#### **REFERENCE BOOKS:**

1. Design of System on a Chip: Devices and Components – Ricardo Reis, 1st Ed., 2004, Springer

- 2. Co-Verification of Hardware and Software for ARM System on Chip Design (Embedded Technology) Jason Andrews Newnes, BK and CDROM.
- 3. System on Chip Verification Methodologies and Techniques PrakashRashinkar, Peter Paterson and Leena Singh L, 2001, Kluwer Academic Publishers.

# **Elective-I SOFT COMPUTING TECHNIQUES**

#### **Course Outcome:**

#### The student will be able to

- Understand Artificial Neural Networks, Fuzzy Logic System modeling and control
- Understand Genetic Algorithm
- Apply Neural Networks in different areas using MATLAB

#### **UNIT –I: Introduction:**

Approaches to intelligent control, Architecture for intelligent control, Symbolic reasoning system, Rule-based systems, the AI approach, Knowledge representation - Expert systems.

#### **UNIT –II: Artificial Neural Networks:**

Concept of Artificial Neural Networks and its basic mathematical model, McCulloch-Pitts neuron model, simple perceptron, Adaline and Madaline, Feed-forward Multilayer Perceptron, Learning and Training the neural network, Data Processing: Scaling, Fourier transformation, principal-component analysis and wavelet transformations, Hopfield network, Self-organizing network and Recurrent network, Neural Network based controller.

# **UNIT –III: Fuzzy Logic System:**

Introduction to crisp sets and fuzzy sets, basic fuzzy set operation and approximate reasoning, Introduction to fuzzy logic modeling and control, Fuzzification, inferencing and defuzzification, Fuzzy knowledge and rule bases, Fuzzy modeling and control schemes for nonlinear systems, Self-organizing fuzzy logic control, Fuzzy logic control for nonlinear time delay system.

#### **UNIT –IV: Genetic Algorithm:**

Basic concept of Genetic algorithm and detail algorithmic steps, Adjustment of free parameters, Solution of typical control problems using genetic algorithm, Concept on some other search techniques like Tabu search and anD-colony search techniques for solving optimization problems.

#### **UNIT -V: Applications:**

GA application to power system optimisation problem, Case studies: Identification and control of linear and nonlinear dynamic systems using MATLAB-Neural Network toolbox, Stability analysis of Neural-Network interconnection systems, Implementation of fuzzy logic controller using MATLAB fuzzy-logic toolbox, Stability analysis of fuzzy control systems.

#### **TEXT BOOKS:**

- 1. Introduction to Artificial Neural Systems Jacek.M.Zurada, Jaico Publishing House, 1999.
- 2. Neural Networks and Fuzzy Systems Kosko, B., Prentice-Hall of India Pvt. Ltd., 1994.

- 1. Fuzzy Sets, Uncertainty and Information Klir G.J. &Folger T.A., Prentice-Hall of India Pvt. Ltd., 1993.
- 2. Fuzzy Set Theory and Its Applications Zimmerman H.J. Kluwer Academic Publishers, 1994.
- 3. Introduction to Fuzzy Control Driankov, Hellendroon, Narosa Publishers.
- 4. Artificial Neural Networks Dr. B. Yagananarayana, 1999, PHI, New Delhi.

- 5. Elements of Artificial Neural Networks KishanMehrotra, Chelkuri K. Mohan, Sanjay Ranka, Penram International.
- 6. Artificial Neural Network –Simon Haykin, 2nd Ed., Pearson Education.
- 7. Introduction Neural Networks Using MATLAB 6.0 S.N. Shivanandam, S. Sumati, S. N. Deepa, 1/e, TMH, New Delhi.

## ELECTIVE-II DIGITAL DESIGN USING HDL

#### **Course Outcome:**

#### The student will be able to

- Understand the basic concepts of Hardware Description Languages.
- Develop programs for Combinational and Sequential Logic Circuits HDL
- Understand the synthesis of Digital Logic Circuit Design
- Understand Testing of Digital Logic Circuits and CAD Tools

# **UNIT-I: Digital Logic Design using VHDL**

Introduction, designing with VHDL, design entry methods, logic synthesis, entities, architecture, packages and configurations, types of models: dataflow, behavioral, structural, signals vs. variables, generics, data types, concurrent vs. sequential statements, loops and program controls. Digital Logic Design using Verilog HDL Introduction, Verilog Data types and Operators, Binary data manipulation, Combinational and Sequential logic design, Structural Models of Combinational Logic, Logic Simulation, Design Verification and Test Methodology, Propagation Delay, Truth Table models using Verilog.

# UNIT-II: Combinational Logic Circuit Design using VHDL

Combinational circuits building blocks: Multiplexers, Decoders, Encoders, Code converters, Arithmetic comparison circuits, VHDL for combinational circuits, Adders-Half Adder, Full Adder, Ripple-Carry Adder, Carry Look-Ahead Adder, Subtraction, Multiplication. Sequential Logic Circuit Design using VHDL Flip-flops, registers & counters, synchronous sequential circuits: Basic design steps, Mealy State model, Design of FSM using CAD tools, Serial Adder Example, State Minimization, Design of Counter using sequential Circuit approach.

#### UNIT-III: Digital Logic Circuit DesignExamples using Verilog HDL

Behavioralmodeling, Data types, Boolean-Equation-Based behavioral models of combinational logics, Propagation delay and continuous assignments, latches and level-sensitive circuits in Verilog, Cyclic behavioral models of flip-flops and latches and Edge detection, comparison of styles for behavioral model; Behavioral model, Multiplexers, Encoders and Decoders, Counters, Shift Registers, Register files, Dataflow models of a linear feedback shift register, Machines with multi cycle operations, ASM and ASMD charts for behavioralmodeling, Design examples, Keypad scanner and encoder.

#### **UNIT-IV: Synthesis of Digital Logic Circuit Design:**

Introduction to Synthesis, Synthesis of combinational logic, Synthesis of sequential logic with latches and flip-flops, Synthesis of Explicit and Implicit State Machines, Registers and counters.

#### **UNIT-V: Testing of Digital Logic Circuits and CAD Tools:**

Testing of logic circuits, fault model, complexity of a test set, path-sensitization, circuits with tree structure, random tests, testing of sequential circuits, built in self test, printed circuit boards, computer aided design tools, synthesis, physical design.

# **TEXT BOOKS:**

1. Stephen Brown &ZvonkoVranesic, "Fundamentals of Digital logic design with VHDL", Tata McGraw Hill,2nd edition.

2. Michael D. Ciletti, "Advanced digital design with the Verilog HDL", Eastern economy edition, PHI.

- 1. Stephen Brown &ZvonkoVranesic, "Fundamentals of Digital logic with Verilog design", Tata McGraw Hill,2nd edition.
- 2. Bhaskar, "VHDL Primer", 3rd Edition, PHI Publications.
- 3. Ian Grout, "Digital systems design with FPGAs and CPLDs", Elsevier Publications.

#### ELECTIVE-2 CPLD AND FPGA ARCHITECURES AND APPLICATIONS

#### **Course Outcome:**

#### The student will be able to

- Understand the Programmable Logic Devices
- Understand the various types of Field Programmable Gate Arrays
- Apply the typical applications on FPGAs

# **UNIT-I: Introduction to Programmable Logic Devices**

Introduction, Simple Programmable Logic Devices – Read Only Memories, Programmable Logic Arrays, Programmable Array Logic, Programmable Logic Devices/Generic Array Logic; Complex Programmable Logic Devices –Architecture of Xilinx Cool Runner XCR3064XL CPLD, CPLD Implementation of a Parallel Adder with Accumulation.

## **UNIT-II: Field Programmable Gate Arrays**

Organization of FPGAs, FPGA Programming Technologies, Programmable Logic Block Architectures, Programmable Interconnects, Programmable I/O blocks in FPGAs, Dedicated Specialized Components of FPGAs, Applications of FPGAs.

# **UNIT –III: SRAM Programmable FPGAs:**

Introduction, Programming Technology, Device Architecture, The Xilinx XC2000, XC3000 and XC4000 Architectures.

#### **UNIT –IV: Anti-Fuse Programmed FPGAs**

Introduction, Programming Technology, Device Architecture, TheActel ACT1, ACT2 and ACT3 Architectures.

#### **UNIT -V: Design Applications**

General Design Issues, Counter Examples, A Fast Video Controller, A Fast DMA Controller, Designing Counters with ACT devices, Designing Adders and Accumulators with the ACT Architecture.

#### **TEXT BOOKS:**

- 1. Field Programmable Gate Array Technology Stephen M. Trimberger, Springer International Edition.
- 2. Digital Systems Design Charles H. Roth Jr, LizyKurian John, Cengage Learning.

#### **REFERENCE BOOKS:**

- 1. Field Programmable Gate Arrays John V. Oldfield, Richard C. Dorf, Wiley India.
- 2. Digital Design Using Field Programmable Gate Arrays Pak K. Chan/ SamihaMourad, Pearson Low Price Edition.
- 3. Digital Systems Design with FPGAs and CPLDs Ian Grout, Elsevier, Newnes.
- 4. FPGA based System Design Wayne Wolf, Prentice Hall Modern Semiconductor Design Series.

# **ELECTIVE-2 Algorithms for VLSI Design Automation**

#### **Course Outcome:**

#### The student will be able to

• Understand Logic Synthesis

- Understand VLSI Automation Algorithms
- Understand Placement, Floor Planning & Pin Assignment and Routing techniques

# **UNIT-I: Logic Synthesis & Verification:**

Introduction to combinational logic synthesis, Binary Decision Diagram, Hardware models for High-level synthesis.

# **UNIT-II: VLSI Automation Algorithms:**

Partitioning: Problem formulation, classification of partitioning algorithms, Group migration algorithms, simulated annealing & evolution, other partitioning algorithms.

#### **UNIT-III: Placement, Floor Planning & Pin Assignment:**

Problem formulation, simulation base placement algorithms, other placement algorithms, constraint based floor planning, floor planning algorithms for mixed block & cell design. General & channel pin assignment

#### **UNIT-IV: Global Routing:**

Problem formulation, classification of global routing algorithms, Maze routing algorithm, line probe algorithm, Steiner Tree based algorithms, ILP based approaches

# **UNIT-V: Detailed Routing:**

problem formulation, classification of routing algorithms, single layer routing algorithms, two layer channel routing algorithms, three layer channel routing algorithms, and switchbox routing algorithms. Over The Cell Routing & Via Minimization: Two layers over the cell routers, constrained & unconstrained via minimization.

- 1. NaveedShervani, "Algorithms for VLSI physical design Automation", Kluwer Academic Publisher, Second edition.
- 2. ChristophnMeinel& Thorsten Theobold, "Algorithm and Data Structures for VLSI Design", KAP, 2002.
- 3. Rolf Drechsheler: "Evolutionary Algorithm for VLSI", Second edition
- 4. Trimburger, "Introduction to CAD for VLSI", Kluwer Academic publisher, 2002.

#### Elective -IIVLSI SIGNAL PROCESSING

#### **Course Outcome:**

#### The student will be able to

- Understand digital signal processing algorithms and processing.
- Discuss folding and unfolding algorithms.
- Explain systolic architectures
- Explain various convolution algorithms.
- Understand applications of DSP processor in low power design.

# **UNIT-I:**

**Introduction to DSP:** Typical DSP algorithms, DSP algorithms benefits, Representation of DSP algorithms.

**Pipelining and Parallel Processing:** Introduction, Pipelining of FIR Digital filters, Parallel Processing, Pipelining and Parallel Processing for Low Power.

**Retiming:** Introduction – Definitions and Properties – Solving System of Inequalities – Retiming Techniques.

#### **UNIT-II:**

**Folding:** Introduction -Folding Transform - Register minimization Techniques — Register minimization in folded architectures — folding of multirate systems

**Unfolding:** Introduction – An Algorithm for Unfolding – Properties of Unfolding – critical Path, Unfolding and Retiming – Applications of Unfolding

#### **UNIT-III:**

**Systolic Architecture Design:** Introduction – Systolic Array Design Methodology – FIR Systolic Arrays – Selection of Scheduling Vector – Matrix Multiplication and 2D Systolic Array Design – Systolic Design for Space Representations contain Delays

#### **UNIT-IV:**

**Fast Convolution:** Introduction – Cook-Toom Algorithm – Winogard algorithm – Iterated Convolution – Cyclic Convolution – Design of Fast Convolution algorithm by Inspection

#### **UNIT-V:**

**Low Power Design:** Scaling Vs Power Consumption –Power Analysis, Power Reduction techniques – Power Estimation Approaches Programmable DSP: Evaluation of Programmable Digital Signal Processors, DSP Processors for Mobile and Wireless Communications, Processors for Multimedia Signal Processing.

# **TEXT BOOKS:**

- 1. VLSI Digital Signal Processing- System Design and Implementation Keshab K. Parhi, 1998, Wiley Inter Science.
- 2. VLSI and Modern Signal Processing Kung S. Y, H. J. While House, T. Kailath, 1985, Prentice Hall.

- 1. Design of Analog Digital VLSI Circuits for Telecommunications and Signal Processing Jose E. France, YannisTsividis, 1994, Prentice Hall.
- 2. VLSI Digital Signal Processing Medisetti V. K, 1995, IEEE Press (NY), USA

#### VLSI LABORATORY

#### **PART-A: VLSI Lab (Front-end Environment)**

- --The students are required to design the logic circuit to perform the followingexperiments using necessary simulator (Xilinx ISE Simulator/ Mentor GraphicsQuesta Simulator) to verify the logical /functional operation and to perform theanalysis with appropriate synthesizer (Xilinx ISE Synthesizer/Mentor GraphicsPrecision RTL) and then verify the implemented logic with different hardwaremodules/kits (CPLD/FPGA kits).
- --The students are required to acquire the knowledge in both the Platforms (Xilinxand Mentor graphics) by perform at least Five experiments on each Platform.

# **List of Experiments:**

- 1. Adder-Substractor.
- 2. Priority Encoder.
- 3. LFSR
- 4. Synchronous RAM.
- 5. ALU.
- 6. Up Counter/Down Counter.
- 7. Fire Detection and Control System using Combinational Logic circuits.
- 8. Traffic Light Controller using Sequential Logic circuits
- 9. Pattern Detection using Moore Machine.
- 10. Finite State Machine (FSM) based logic circuit.

#### **PART-A: VLSI Lab (Back-end Environment)**

-- The students are required to design and implement the Layout of the following experiments of any Five using CMOS 130nm Technology with Mentor Graphics Tool.

# **List of Experiments:**

- 1. Inverter Characteristics.
- 2. Full Adder.
- 3. RS-Latch, D-Latch and Clock Divider.
- 4. Synchronous Counter and Asynchronous Counter.
- 5. Static and Dynamic RAM.
- 6. ROM
- 7. Differential Amplifier.
- 8. Ring Oscillator
- 9. Digital-to-Analog-Converter.
- 10. Analog-to-Digital Converter.

# Lab Requirements:

**Software:** Xilinx ISE Suite, Mentor Graphics-Questa Simulator, Mentor Graphics-Precision RTL, Mentor Graphics Back End/Tanner Software tool.

**Hardware:**Personal Computer with necessary peripherals, configuration and operating Systemand relevant VLSI (CPLD/FPGA) hardware Kits.

# **Semester -II**

#### **DESIGN FOR TESTABILITY**

#### **Course Outcome:**

#### The students will be able to

- Understand the concepts of modeling digital circuits and simulation.
- Describe modeling of faults and its testing for SSF.
- Explain various techniques of testing.

# **UNIT-I: Modeling:**

Modeling digital circuits at logic level, register level and structural level. Levels of modeling.

**Logic Simulation**: Types of simulation, delay models, element evaluation, hazard detection, gate level event driven simulation.

#### **UNIT-II: Fault Modeling:**

Logic fault models, fault detection and redundancy, fault equivalence and fault location. Single stuck and multiple stuck – fault models. Fault simulation applications, general techniques for combinational circuits.

#### **UNIT-III:** Testing for Single Stuck Faults (SSF):

Automated test pattern generation (ATPG/ATG) for SSFs in combinational and sequential circuits, functional testing with specific fault models. Vector simulation – ATPG vectors, formats, compaction and compression, selecting ATPG tool.

#### **UNIT-IV: Design for Testability:**

Testability trade-offs, techniques. Scan architectures and testing – controllability and observability, generic boundary scan, fully integrated scan, storage cells for scan design. Board level and system level DFT approaches. Boundary scan standards. Compression techniques – different techniques, syndrome test and signature analysis.

#### **UNIT-V: Built-in-Self-Test (BIST)**:

BIST concepts and test pattern generation, specific BIST architectures – CSBL, BEST, RTS, LOCST, STUMPS, CBIST, RTD, SST, CATS, CSTP, BILBO. Brief ideas on some advanced BIST concepts and design for self-test at board level.

#### **Reference Books**

- 1. MironAbramovici, Melvin A.Breur, Arthur D.Friedman, Digital Systems Testing and Testable Design, Jaico Publishing House, 2001.
- 2. Michael L.Bushnell, Vishwani D.Agrawal, Essentials of Electronic Testing, Springer, 2000.
- 3. Michael D.Ciletti, Modeling, Synthesis, and Rapid Prototyping with the Verilog HDL., Prentice Hall, 1999.

#### **CMOS DIGITAL IC DESIGN**

#### **Course Outcome:**

#### The student will be able to

- Understand the concepts of MOS design.
- Understand the combinational, sequential and dynamic CMOS logic circuits.
- Explain various semiconductor memories.

# **UNIT-I: MOS Design**

NMOS & Pseudo NMOS Logic – Inverter, Inverter threshold voltage, Output high voltage, Output Low Voltage, Gain at gate threshold voltage, Transient response, Rise time, Fall time; CMOS logic - Inverter, logic gates.

#### **UNIT-II: Combinational MOS Logic Circuits:**

MOS logic circuits with NMOS loads, Primitive CMOS logic gates – NOR & NAND gate, Complex Logic circuits design – Realizing Boolean expressions using NMOS gates and CMOS gates, AOI and OIA gates, CMOS full adder, CMOS transmission gates, Designing with Transmission gates.

# **UNIT-III: Sequential MOS Logic Circuits**

Behaviour of bistable elements, Latch, Clocked latch and flip flop circuits, CMOS D latch and edge triggered flip-flop.

#### **UNIT-IV: Dynamic Logic Circuits**

Basic principle, Voltage Bootstrapping, Synchronous dynamic pass transistor circuits, Dynamic CMOS transmission gate logic, High performance Dynamic CMOS circuits – Domino logic, NORA logic.

#### **UNIT-V: Semiconductor Memories**

Types, RAM array organization, DRAM – Types, Operation, Leakage currents in DRAM cell and refresh operation, SRAM operation Leakage currents in SRAM cells, Flash Memory- NOR flash and NAND flash.

#### **TEXT BOOKS:**

- 1. Digital Integrated Circuit Design Ken Martin, Oxford University Press, 2011.
- 2. CMOS Digital Integrated Circuits Analysis and Design Sung-Mo Kang, Yusuf Leblebici, TMH, 3rd Ed., 2011.

- Introduction to VLSI Systems: A Logic, Circuit and System Perspective Ming-BO Lin, CRC Press,
   2011
- 2. Digital Integrated Circuits A Design Perspective, Jan M. Rabaey, AnanthaChandrakasan,BorivojeNikolic, 2nd Ed., PHI.

## **EMBEDDED SYSTEM DESIGN - II**

#### **Course Outcome:**

#### The student will be able to

- Understand the ARM architecture and its memory management.
- Apply instruction set for Arm programming.
- Develop basic ARM programs using C.
- Understand the concepts of memory management.

# **UNIT-I:**

ARM Architecture ARM Design Philosophy, Registers, PSR, Pipeline, Interrupts and Vector Table, Architecture Revision, ARM Processor Families.Introduction to ARM Cortex.

#### **UNIT-II:**

ARM Programming Model-I Instruction Set: Data Processing Instructions, Branch, Load, Store Instructions, PSR Instructions, Conditional Instructions.

#### **UNIT-III:**

ARM Programming Model-II Thumb Instruction Set: Register Usage, Other Branch Instructions, Data Processing Instructions, Single-Register and Multi Register Load-Store Instructions, Stack, Software Interrupt Instructions.

#### **UNIT-IV:**

ARM Programming: Simple C Programs using Function Calls, Pointers, Structures, Integer and Floating Point Arithmetic, Assembly Code using Instruction Scheduling, Register Allocation, Conditional Execution and Loops.

#### **UNIT-V:**

Memory Management Cache Architecture, Polices, Flushing and Caches, MMU, Page Tables, Translation, Access Permissions, Content Switch.

#### **TEXT BOOKS:**

- 1. ARM Systems Developer's Guides- Designing & Optimizing System Software Andrew N. Sloss, Dominic Symes, Chris Wright, 2008, Elsevier.
- 2. ARM System-on-chip Architecture- Stephen Bo Furber Addison-Wesley, 2000

#### **REFERENCE BOOKS:**

 Embedded Microcomputer Systems, Real Time Interfacing – Jonathan W. Valvano – Brookes / Cole, 1999, Thomas Learning.

#### EMBEDDED REAL TIME OPERATING SYSTEMS

#### **Course Outcome:**

#### The student will be able to

- Understand the concepts of real time operating system.
- Understand various RTOS and their programming concepts.
- Express program modeling for case studies.
- Construct an image for a target board.
- Understand RT Linux

#### **UNIT-I: Introduction**

OS Services, Process Management, Timer Functions, Event Functions, Memory Management, Device, File and IO Systems Management, Interrupt Routines in RTOS Environment and Handling of Interrupt Source Calls, Inter Process communication Functions, Real-Time Operating Systems, Basic Design Using an RTOS, RTOS Task Scheduling Models, Interrupt Latency and Response of the Tasks as Performance Metrics, OS Security Issues.

# **UNIT-II: RTOS Programming**

Basic Functions and Types of RTOS for Embedded Systems, RTOS mCOS-II, RTOS Vx Works, Programming concepts of above RTOS with relevant Examples, Programming concepts of RTOS Windows CE, RTOS OSEK, RTOS Linux 2.6.x and RTOS RT Linux.

# **UNIT-III: Program Modeling – Case Studies**

Case study of embedded system design and coding for an Automatic Chocolate Vending Machine (ACVM) Using Mucos RTOS, case study of digital camera hardware and software architecture, case study of coding for sending application layer byte streams on a TCP/IP Network Using RTOS Vx Works, Case Study of Embedded System for an Adaptive Cruise Control (ACC) System in Car, Case Study of Embedded System for a Smart Card, Case Study of Embedded System of Mobile Phone Software for Key Inputs.

#### **UNIT-IV: Target Image Creation & Programming in Linux**

Off-The-Shelf Operating Systems, Operating System Software, Target Image Creation for Window XP Embedded, Porting RTOS on a Micro Controller based Development Board. Overview and programming concepts of Unix/Linux Programming, Shell Programming, System Programming.

# **UNIT-V: Programming in RT Linux**

Overview of RT Linux, Core RT Linux API, Program to display a message periodically, semaphore management, Mutex, Management, Case Study of Appliance Control by RT Linux System.

# **TEXT BOOKS:**

- 1. Dr. K.V.K.K. Prasad: "Embedded/Real-Time Systems" Dream Tech Publications, Blackpad book.
- 2. Rajkamal: "Embedded Systems-Architecture, Programming and Design", Tata McGraw Hill Publications, Second Edition, 2008.

# **REFERENCES:**

- 1. Labrosse, "Embedding system building blocks", CMP publishers.
- 2. Rob Williams," Real time Systems Development", Butterworth Heinemann Publications.

## **ELECTIVE-III** Low Power VLSI Design

## **Course Outcome:**

## The students will be able to

- Identify various sources of power consumption
- Estimate the power consumption sing simulation and probabilistic approaches.
- Discuss low power design at various levels of abstraction.
- Discuss clock distribution for low power dissipation.

# **UNIT-I: Introduction**

Need for low power VLSI chips, Sources of power dissipation. Emerging Low power approaches. Dynamic dissipation in CMOS, Transistor sizing & gate oxide thickness, Impact of technology Scaling, Technology & Device innovation.

## **UNIT-II: Power estimation Simulation Power analysis:**

SPICE circuit simulators, gate level logic simulation, capacitive power estimation, static state power, gate level capacitance estimation, architecture level analysis, data correlation analysis in DSP systems. Monte Carlo simulation.

# Probabilistic power analysis:

Random logic signals, probability & frequency, probabilistic power analysis techniques, signal entropy.

## **UNIT-III: Low Power Design Circuit level:**

Power consumption in circuits. Flip Flops & Latches design, high capacitance nodes, low power digital cells library

#### Logic level:

Gate reorganization, signal gating, logic encoding, state machine encoding, pre-computation logic

## **UNIT-IV: Low power Architecture & Systems:**

Power & performance management, switching activity reduction, parallel architecture with voltage reduction, flow graph transformation, low power arithmetic components, low power memory design.

## **UNIT-V: Low power Clock Distribution:**

Power dissipation in clock distribution, single driver Vs distributed buffers, Zero skew Vs tolerable skew, chip & package co design of clock network

**Algorithm & architectural level methodologies:** Introduction, design flow, Algorithmic level analysis & optimization, Architectural level estimation & synthesis.

#### **TEXTBOOKS:**

- 1. Gary K. Yeap, "Practical Low Power Digital VLSI Design", KAP, 2002
- 2. Rabaey, Pedram, "Low power design methodologies" Kluwer Academic, 1997

## **REFERENCES BOOKS:**

1. Kaushik Roy, Sharat Prasad, "Low-Power CMOS VLSI Circuit Design" Wiley, 2000

## ELECTIVE-III CMOS MIXED SIGNAL CIRCUIT DESIGN

#### **Course Outcome:**

## The students will be able to

- Design Mixed signal based circuits starting from basics constraints to advanced constraints.
- Analyze and design filter architectures using switched capacitor integrator circuits.
- Design circuits like PLL, A/D and D/A converters.
- Design over sampling circuits and higher order modulators.

# **UNIT-I: Switched Capacitor Circuits**

Introduction to Switched Capacitor circuits- basic building blocks, Operation and Analysis, Non ideal effects in switched capacitor circuits, Switched capacitor integrators first order filters, Switch sharing, bi quad filters.

# **UNIT-II: Phased Lock Loop (PLL)**

Basic PLL topology, Dynamics of simple PLL, Charge pump PLLs-Lock acquisition, Phase/Frequency detector and charge pump, Basic charge pump PLL, Non-ideal effects in PLLs- PFD/CP non-idealities, Dead zone, Jitter in PLLs; applications.

# **Unit III: Sampling Circuits**

Basic sampling circuits for analog signal sampling, performance metrics of sampling circuits, different types of sampling switches. Sample-and-Hold Architectures- Open-loop & closed-loop architectures, open-loop architecture with miller capacitance, multiplexed-input architectures, recycling architecture, switched capacitor architecture, current-mode architecture.

## **UNIT-IV: D/A Converters**

Nyquist rate D/A converters- Decoder based converters, Binary-Scaled converters, Thermometer-code converters, Hybrid converters.

# **UNIT-V: A/D Converters**

Successive approximation converters, Flash converter, Two-step A/D converters, Interpolating A/D converters, Folding A/D converters, Pipelined A/D converters, Time-interleaved converters.

# **TEXT BOOKS:**

- 1. Design of Analog CMOS Integrated Circuits- BehzadRazavi, TMH Edition, 2002
- 2. CMOS Analog Circuit Design Philip E. Allen and Douglas R. Holberg, Oxford University Press, International Second Edition/Indian Edition, 2010.
- 3. Analog Integrated Circuit Design- David A. Johns, Ken Martin, Wiley Student Edition,

#### 2016

## **REFERENCE BOOKS:**

- 1. CMOS Integrated Analog-to- Digital and Digital-to-Analog converters-Rudy Van De Plassche, Kluwer Academic Publishers, 2003
- 2. Understanding Delta-Sigma Data converters-Richard Schreier, Wiley Interscience, 2005.
- 3. CMOS Mixed-Signal Circuit Design R. Jacob Baker, Wiley Interscience, 2009.

#### **ELECTIVE-III SYSTEMVERILOG**

#### **Course Outcome:**

#### The students will be able to

- Understand data types, RTL models and rules in SystemVerilog.
- Understand user defined, enumerated data types and structures in SystemVerilog.
- Explain the procedural blocks, FSM and interfaces in SystemVerilog.

# **UNIT-I: Introduction to SystemVerilog:**

**SystemVerilog Declaration Spaces:** Packages, unit compilation-unit declarations, Declarations in unnamed statement blocks, Simulation time units and precision

## SystemVerilog Literal Values and Built-in Data Types

Enhanced literal value assignments, 'define enhancements, SystemVerilog variables, Using 2-state types in RTL models, Relaxation of type rules, Signed and unsigned modifiers, Static and automatic variables, Deterministic variable initialization, Type casting

# **UNIT-II: SystemVerilog User-Defined and Enumerated Types**

User-defined types, Enumerated types

**SystemVerilog Arrays, Structures and Unions** Structures, Unions, Arrays, The for each array looping construct, Array querying system functions, The bits "size of" system function, Dynamic arrays, associative arrays, sparse arrays and strings

# UNIT-III: SystemVerilog Procedural Blocks, Tasks and Functions

Verilog general purpose always procedural block, SystemVerilog specialized procedural blocks, Enhancements to tasks and functions

## **UNIT-IV: SystemVerilog Procedural Statements**

New operators, Operand enhancements, Enhanced for loops, Bottom testing do...while loop, The for each array looping construct, Enhanced block names, Statement labels, Enhanced case statements, Enhanced if...else decisions

## Modeling Finite State Machines with SystemVerilog

Modeling state machines with enumerated types, Using 2-state types in FSM models

# **UNIT-V: SystemVerilog Interfaces**

Interface concepts, Interface declarations, Using interfaces as module ports, Instantiating and connecting interfaces, Referencing signals within an interface, Interface mod ports, Using tasks and functions in interfaces, Using procedural blocks in interfaces, Reconfigurable interfaces, Verification with interfaces

#### **TEXTBOOKS:**

- 1. Sutherland, "System verilog for Design", Springer publications
- 2. Christian B Spear, "SystemVerilog for Verification: A guide to learning the Testbench language features", Springer publications, 3 rd edition.
- 3. VijayaRaghavan, "SystemVerilog Assertions", Springer publications, 2005

#### ELECTIVE-III SEMICONDUCTOR MEMORY DESIGN AND TESTING

#### **Course Outcome:**

#### The students will be able to

- Understand concepts of volatile and non volatile memory technologies.
- Discuss the fault modeling and testing memory devices.
- Explain the reliability and radiation effects of memory devices.
- Understand the advanced memory technologies.

# **UNIT-I: Random Access Memory Technologies**

SRAM – SRAM Cell structures, MOS SRAM Architecture, MOS SRAM cell and peripheral circuit operation, Bipolar SRAM technologies, SOI technology, Advanced SRAM architectures and technologies, Application specific SRAMs, DRAM – DRAM technology development, CMOS DRAM, DRAM cell theory and advanced cell structures, BICMOS DRAM, soft error failure in DRAM, Advanced DRAM design and architecture, Application specific DRAM.

## **UNIT-II: Non-volatile Memories**

Masked ROMs, High density ROM, PROM, Bipolar ROM, CMOS PROMS, EPROM, Floating gate EPROM cell, One time programmable EPROM, EEPROM, EEPROM technology and architecture, Non-volatile SRAM, Flash Memories (EPROM or EEPROM), advanced Flash memory architecture.

# UNIT-III: Memory Fault Modeling Testing and Memory Design for Testability and

#### **Fault Tolerance**

RAM fault modeling, Electrical testing, Pseudo Random testing, Megabit DRAM Testing, nonvolatile memory modeling and testing, IDDQ fault modeling and testing, Application specific memory testing, RAM fault modeling, BIST techniques for memory.

## **UNIT-IV: Semiconductor Memory Reliability and Radiation Effects**

General reliability issues RAM failure modes and mechanism, Non-volatile memory reliability, reliability modeling and failure rate prediction, Design for Reliability, Reliability Test Structures, Reliability Screening and qualification, Radiation effects, Single Event Phenomenon (SEP), Radiation Hardening techniques, Radiation Hardening Process and Design Issues, Radiation Hardened Memory characteristics, Radiation Hardness Assurance and Testing, Radiation. Dosimetry, Water Level Radiation Testing and Test structures.

# UNIT-V: Advanced Memory Technologies and High-density Memory Packing Technologies

Ferroelectric RAMs (FRAMs), GaAs FRAMs, Analog memories, magneto resistive RAMs (MRAMs), Experimental memory devices, Memory Hybrids and MCMs (2D), Memory Stacks and MCMs (3D), Memory MCM testing and reliability issues, Memory cards, High Density Memory Packaging Future Directions.

# **TEXT BOOKS:**

- 1. Semiconductor Memories Technology Ashok K. Sharma, 2002, Wiley.
- 2. Advanced Semiconductor Memories Architecture, Design and Applications Ashok K. Sharma-2002, Wiley.
- 3. Modern Semiconductor Devices for Integrated Circuits Chenming C Hu, 1st Ed., Prentice Hall.

## ELECTIVE-IV HARDWARE SOFTWARE CO-DESIGN

#### **Course Outcome:**

## The students will be able to

- Understand co-design architectures, methods and algorithms.
- Understand prototyping and emulation and target architecture using embedded systems.
- Explain the compilation techniques.
- Understand the various design specifications and verifications.
- Understand the system level specifications and design using languages.

## **UNIT-I: Co- Design Issues:**

Co- Design Models, Architectures, Languages, A Generic Co-design Methodology.

**Co- Synthesis Algorithms** Hardware software synthesis algorithms: hardware – software partitioning distributed system co-synthesis.

## **UNIT-II:**

**Prototyping and Emulation** Prototyping and emulation techniques, prototyping and emulation environments, future developments in emulation and prototyping architecture specialization techniques, system communication infrastructure

**Target Architectures** Architecture Specialization techniques, System Communication infrastructure, Target Architecture and Application System classes, Architecture for control dominated systems (8051-Architectures for High performance control), Architecture for Data dominated systems (ADSP21060, TMS320C60), Mixed Systems.

## **UNIT-III:**

Compilation Techniques and Tools for Embedded Processor Architectures Modern embedded architectures, embedded software development needs, compilation technologies, practical consideration in a compiler development environment.

## **UNIT-IV:**

**Design Specification and Verification** Design, co-design, the co-design computational model, concurrency coordinating con current computations, interfacing components, design verification, implementation verification, verification tools, interface verification.

## **UNIT-V:**

Languages for System-Level Specification and Design-I System-level specification, design representation for system level synthesis, system level specification languages.

## Languages for System-Level Specification and Design-II

Heterogeneous specifications and multi-language co-simulation, the cosyma system and lycos system.

# **TEXT BOOKS:**

- 1. Hardware / Software Co- Design Principles and Practice JorgenStaunstrup, Wayne Wolf 2009, Springer.
- 2. Hardware / Software Co- Design Giovanni De Micheli, MariagiovannaSami, 2002, Kluwer Academic Publishers.

# **REFERENCE BOOKS:**

1. A Practical Introduction to Hardware/Software Co-design -Patrick R.Schaumont - 2010 – Springer Publications.

## **ELECTIVE-IV EMBEDDED COMPUTING**

#### **Course Outcome:**

#### The students will be able to

- Understanding Linux OS and programming
- Understand the different software development tools and interfacing modules
- Understand the networking basics
- Understand the IA32 instruction set

# UNIT - I:

## **Programming on Linux Platform:**

System Calls, Scheduling, Memory Allocation, Timers, Embedded Linux, Root File System, Busy Box. **Operating System Overview**: Processes, Tasks, Threads, Multi-Threading, Semaphore, Message Oueue.

## UNIT - II:

## **Introduction to Software Development Tools:**

GNU GCC, make, gdb, static and dynamic linking, C libraries, compiler options, code optimization switches, lint, code profiling tools.

## **UNIT - III:**

# **Interfacing Modules:**

Sensor and actuator interface, data transfer and control, GPS, GSM module interfacing with data processing and display, OpenCV for machine vision, Audio signal processing.

# **UNIT - IV:**

## **Networking Basics:**

Sockets, ports, UDP, TCP/IP, client server model, socket programming, 802.11, Bluetooth, ZigBee, SSH, firewalls, network security.

# UNIT - V:

**IA32 Instruction Set:** application binary interface, exception and interrupt handling, interruptlatency, assemblers, assembler directives, macros, simulation and debugging tools.

## **TEXT BOOKS:**

- 1. Peter Barry and Patrick Crowley, "Modern Embedded Computing",1st Edition. Elsevier/Morgan Kaufmann, 2012.
- 2. Linux Application Development Michael K. Johnson, Erik W. Troan, Adission Wesley, 1998.
- 3. Assembly Language for x86 Processors by Kip R. Irvine
- 4. Intel® 64 and IA-32 Architectures Software Developer Manuals

## REFERENCE BOOKS

- 1. Abraham Silberschatz, Peter B. Galvin and Greg Gagne, "Operating System Concepts", Wiley
- 2. Maurice J. Bach, "The Design of the UNIX Operating System", Prentice-Hall
- 3. W. Richard Stevens, "UNIX Network Programming", Pearson

## **ELECTIVE-IV DESIGN FOR INTERNET OF THINGS**

#### **Course Outcome:**

## The student will be able to

- Understand M2M and IOT technologies
- Understand layers and protocols in IOT
- Understand various communication technologies used in IOT
- Understand various hardware components required for IOT applications

## **UNIT I – INTRODUCTION**

Introduction from M2M to IoT, M2M and IoT Technology Fundamentals - Devices and gateways.IoT - An Architectural Overview – Building architecture, Main design principles and needed capabilities.

#### **UNIT II – IOT PROTOCOLS**

Functionality of Layers in IoT –Study of protocols - WirelessHART, Z-Wave, 6LoWPAN, RPL, CoAP, MQTT, oneM2M, ETSI M2M.

#### UNIT III COMMUNICATION TECHNOLOGIES IN IOT

IoT Connectivity – IEEE 802.15.4, WiFi, Bluetooth, Zigbee, Short Range Communications, LPWAN, Cellular Systems, Challenges and Solutions in 5G Era.

## UNIT IV SYSTEM HARDWARE AND PROTOTYPING

Sensors, Actuators, Radio Frequency Identification, Wireless Sensor Networks and Participatory Sensing Technology, Prototyping the Embedded Devices for IoTs.

## **UNIT V – IOT APPLICATIONS**

BUILDING IoT Application WITH RASPBERRY PI - Physical device - Raspberry Pi Interfaces - Programming - APIs / Packages - Web services, Real time applications of IoT- Connecting IoT to cloud - Cloud Storage for IoT. Case Studies - Smart and Connected Cities, Public Safety.

#### **TEXTBOOKS:**

- 1. Jan Holler, VlasiosTsiatsis, Catherine Mulligan, Stefan Avesand, StamatisKarnouskos, David Boyle, "From Machine-to-Machine to the Internet of Things: Introduction to a New Age of Intelligence", 1 st Edition, Academic Press, 2014.
- 2. IoT Fundamentals: Networking Technologies, Protocols, and Use Cases for the Internet of Things, David Hanes, Gonzalo Salgueiro, Patrick Grossetete, Robert Barton, Jerome Henry, Cisco Press 800 East 96th Street Indianapolis, Indiana 46240 USA
- 3. Daniel Minoli, "Building the Internet of Things with IPv6 and MIPv6: The Evolving World of M2M Communications", ISBN: 978-1-118- 47347-4, Willy Publications
- 4. IOT (Internet of Things) Programming: A Simple and Fast Way of Learning IOT by David Etter(Author)
- 5. Internet of Things By Raj Kamal, McGraw-Hill Education. Copyright.

#### **REFERENCE BOOKS:**

- 1. From Internet of Things to Smart Cities: Enabling Technologies edited by Hongjian Sun, Chao Wang, Bashar I. Ahmad, CRC Press -2018.
- 2. Peter Waher, "Learning Internet of Things", PACKT publishing, BIRMINGHAM
- 3. Bernd Scholz-Reiter, Florian Michahelles, "Architecting the Internet of Things", ISBN 978-3-642-19156-5 e-ISBN 978-3-642-19157-2, Springer
- 4. Vijay Madisetti and ArshdeepBahga, "Internet of Things (A Hands-on- Approach)", 1 st Edition, VPT, 2014.

## ELECTIVE IV SOFTWARE FOR EMBEDDED SYSTEMS

#### **Course outcomes:**

## The student will be able to

- Understand the fundamentals of embedded Programming.
- Understand the GNU C Programming Tool Chain in Linux.
- Explain time driven architecture, Serial Interface with a case study.
- Understand the concepts of embedded Java for Web Enabling of systems.

# UNIT I EMBEDDED PROGRAMMING

C and Assembly - Programming Style - Declarations and Expressions - Arrays, Qualifiers and Reading Numbers - Decision and Control Statements - Programming Process - More Control Statements - Variable Scope and Functions - C Preprocessor - Advanced Types – Simple Pointers - Debugging and Optimization – In-line Assembly.

#### UNIT II C PROGRAMMING TOOLCHAIN IN LINUX

C preprocessor - Stages of Compilation - Introduction to GCC - Debugging with GDB - The Make utility - GNU Configure and Build System - GNU Binary utilities - Profiling - using *gprof*- Memory Leak Detection with *valgrind*- Introduction to GNU C Library

# UNIT III EMBEDDED C AND EMBEDDED OS

Adding Structure to 'C' Code: Object oriented programming with C, Header files for Project and Port, Examples. Meeting Real-time constraints: Creating hardware delays - Need for timeout mechanism - Creating loop timeouts - Creating hardware timeouts. Creating embedded operating system: Basis of a simple embedded OS, Introduction to sEOS, Using Timer 0 and Timer 1, Portability issue, Alternative system architecture, Important design considerations when using sEOS.

#### UNIT IV TIME-DRIVEN MULTI-STATE ARCHITECTURE AND HARDWARE

Multi-State systems and function sequences: Implementing multi-state (Timed) system - Implementing a Multi-state (Input/Timed) system. Using the Serial Interface: RS232 - The Basic RS-232 Protocol - Asynchronous data transmission and baud rates - Flow control – Software architecture - Using on-chip UART for RS-232 communication - Memory requirements – The serial menu architecture - Examples. Case study: Intruder alarm system.

# UNIT V EMBEDDED JAVA

Introduction to Embedded Java and J2ME – Smart Card basics – Java card technology overview – Java card objects – Java card applets – working with APDUs – Web Technology for Embedded Systems.

## **TEXTBOOKS:**

- 1. Steve Oualline, 'Practical C Programming 3rd Edition', O'Reilly Media, Inc, 2006.
- 2. Stephen Kochan, "Programming in C", 3rd Edition, Sams Publishing, 2009.
- 3. Michael J Pont, "Embedded C", Pearson Education, 2007.
- 4. Zhiqun Chen, 'Java Card Technology for Smart Cards: Architecture and Programmer's Guide', Addison-Wesley Professional, 2000.

## EMBEDDED SYSTEM DESIGN LABORATORY

- The Students are required to write the programs using C-Language according to the Experiment requirements using RTOS Library Functions and macros ARM-926 developer kits and ARM-Cortex.
- 2. The following experiments are required to develop the algorithms, flow diagrams, source code and perform the compilation, execution and implement the same using necessary hardware kits for verification. The programs developed for the implementation should be at the level of an embedded system design.
- 3. The students are required to perform THREE experiments from Part-I and ALL experiments from Part-II and Part-III.

# **List of Experiments:**

## Part-I: Experiments using ARM-926 with PERFECT RTOS

- 1. Register a new command in CLI.
- 2. Create a new Task.
- 3. Interrupt handling.
- 4. Allocate resource using semaphores.
- 5. Share resource using MUTEX.
- 6. Reader's Writer's Problem for concurrent Tasks.

# Part-II Experiments on ARM-CORTEX processor using any open source RTOS.

(Coo-Cox-Software-Platform)

- 1. Implement the interfacing of display with the ARM- CORTEX processor.
- 2. Interface ADC and DAC ports with the Input and Output sensitive devices.
- 3. Sensor interface with ARM-Cortex processor

## Part-III Experiments on Raspberry PI (RPI) & ESP8266

- 1. RPI interfacing with sensor.
- 2. Sensor data upload to cloud using RPI.
- 3. ESP8266 interfacing with sensor.
- 4. Sensor data upload to cloud using ESP8266.

## Lab Requirements:

#### **Software:**

- 1. Eclipse IDE for C and C++ (YAGARTO Eclipse IDE), Perfect RTOS Library, COO-COX Software Platform, YAGARTO TOOLS, and TFTP SERVER.
- 2. LINUX Environment for the compilation using Eclipse IDE & Java with latest version.
- 3. Arduino IDE
- 4. Python

# Hardware:

- 1. The development kits of ARM-926 Developer Kits, ARM-Cortex Boards, Raspberry PI Board and ESP 8266 Board
- 2. Serial Cables, Network Cables and recommended power supply for the board.
- 3. Sensors for interfacing.